Design and Simulation of Novel 11-level Inverter Scheme with Reduced Switches

R. Palanisamy, Gaurav Singh, Priyanka Das, D. Selvabharathi, Sourav Sinha, Arnab Nag

Abstract


This work recommends the performance of coupled inductor based novel 11-level inverter with reduced number of switches. The inverter which engender the sinusoidal output voltage by the use of split inductor with minimised total harmonic distortion (THD). The voltage stress on each controlled switching devices, capacitor balancing and switching losses can be reduced. The proposed system which gives better controlled output current and improved output voltage with moderate THD value. The switching devices of the system are controlled by using multicarrier sinusoidal pulse width modulation algorithm by comparing the carrier signals with sinusoidal signal. The simulation and experimental results of the proposed 11-level inverter system outputs are established using matlab/Simulink and dsPIC microcontroller respectively.


Keywords


dsPIC microcontroller; multicarrier sinusoidal pulse width modulation (MSPWM); novel 11-level inverter; total harmonic distortion (THD)

Full Text:

PDF


DOI: http://doi.org/10.11591/ijece.v8i5.pp3536-3543

Creative Commons License
This work is licensed under a Creative Commons Attribution-ShareAlike 4.0 International License.

International Journal of Electrical and Computer Engineering (IJECE)
p-ISSN 2088-8708, e-ISSN 2722-2578

This journal is published by the Institute of Advanced Engineering and Science (IAES) in collaboration with Intelektual Pustaka Media Utama (IPMU).