High Speed Power Efficient CMOS Inverter Based Current Comparator in UMC 90 nm Technology

Veepsa Bhatia, Neeta Pandey, Asok Bhattacharyya

Abstract


A novel power-speed efficient current comparator is proposed in this paper. It comprises of only CMOS inverters in its structure, employing a simple biasing method. The structure offers simplicity of design. It posesses the very desirable features of high speed and low power dissipation, making this structure a highly desirable one for various current mode applications. The simulations have been performed using UMC 90 nm CMOS technology and the results demonstrate the propagation delay of about 3.1 ns and the average power consumption of 24.3 µW for 300 nA input current at supply voltage of 1V.

Keywords


Current Comparator; Transconductance; CMOS Inverter; Propagation delay; Power dissipation

Full Text:

PDF


DOI: http://doi.org/10.11591/ijece.v6i1.pp90-98

Creative Commons License
This work is licensed under a Creative Commons Attribution-ShareAlike 4.0 International License.

International Journal of Electrical and Computer Engineering (IJECE)
p-ISSN 2088-8708, e-ISSN 2722-2578

This journal is published by the Institute of Advanced Engineering and Science (IAES) in collaboration with Intelektual Pustaka Media Utama (IPMU).