CMOS ring oscillator delay cell performance: a comparative study

D. A. Hadi, A. Z. Jidin, N. Ab Wahab, Madiha Z., Nurliyana Abd Mutalib, Siti Halma Johari, Suziana Ahmad, M. Nuzaimah

Abstract


A common voltage-controlled oscillator (VCO) architecture used in the phase locked loop (PLL) is the ring oscillator (RO). RO consist of number of inverters cascaded together as the input of the first stage connected to the output of the last stage. It is important to design the RO to be work at desired frequency depend on application with low power consumption. This paper presents a review the performance evaluation of different delay cell topologies the implemented in the ring oscillator. The various topologies analyzed includes current starved delay cell, differential delay cell and current follower cell. Performance evaluation includes frequency range, frequency stability, phase noise and power consumption had been reviewed and comparison of different topologies has been discussed. It is observed that starved current delay cell have lower power consumption and the different of the frequency range is small as compared to other type of delay cell.

Keywords


current starved; ring oscillator; voltage controlled oscillator;

Full Text:

PDF


DOI: http://doi.org/10.11591/ijece.v9i3.pp1757-1764

Creative Commons License
This work is licensed under a Creative Commons Attribution-ShareAlike 4.0 International License.

International Journal of Electrical and Computer Engineering (IJECE)
p-ISSN 2088-8708, e-ISSN 2722-2578

This journal is published by the Institute of Advanced Engineering and Science (IAES) in collaboration with Intelektual Pustaka Media Utama (IPMU).