ISSN: 2088-8708

# A High Efficient High Input Power Factor Interleaved Boost Converter

## M.S Jayakumar, Ajeesh G

Karunya University Karunya Nagar, Coimbatore, Telephone: 91-9496325622

#### **Article Info**

#### Article History:

Received Feb 5<sup>th</sup>, 2012 Revised Apr 4<sup>th</sup>, 2012 Accepted Apr 12<sup>th</sup>, 2012

#### Keyword:

Power factor correction Boost PFC converter Interleaved techniques Soft switching Zero-voltage- transition

#### **ABSTRACT**

Time-delay single and multi layer models were developed for predicting shelf life of processed cheese stored at 30°C. Processed cheese is very nutritious dairy product, rich in milk proteins and milk fat. For developing computational neuroscience models, experimental data relating to body & texture, aroma & flavour, moisture, free fatty acids were taken as input variables, while sensory score as output variable. Mean Square Error, Root Mean Square Error, Coefficient of determination and Nash - Sutcliffo Coefficient were applied in order to compare the prediction performance of the developed computational models. The results of the study established excellent correlation between experimental data and the predicted values, with a high determination coefficient. From the study it was concluded that artificial neural expert time-delay models are good for predicting the shelf life of processed cheese.

Copyright © 2012 Institute of Advanced Engineering and Science.

All rights reserved.

## Corresponding Author:

M.S. Jayakumar, Karunya University

Karunya Nagar, Coimbatore, Telephone: 91-9496325622

Email: ajeeshbh@hotmail.com

# 1. INTRODUCTION

Most electronic equipment is supplied by 50 Hz utility power, and more than 50% of this power is processed through some kind of power converter. Usually power converters use a diode rectifier followed by a bulk capacitor to convert AC voltage to DC voltage. Since these power converters absorb energy from the AC line only when the line voltage is higher than the DC bus voltage, the input line current contains rich harmonics, which pollute the power system and interfere with other electric equipment. These converters usually have a low power factor of 0.65. More stringent international requirements to limit the line input current harmonics, such as EN-61000-3-2 have been affected recently. Because the conventional simple diode rectifier followed by a bulk capacitor cannot meet the requirements, which have stimulated the research of power factor correction techniques.

The power factor is defined as the ratio of the average power to the apparent power at an AC terminal. When a converter has less than unity power factor, it means that the converter absorbs apparent power higher than the real power it consumes. This implies that the power source should be rated with higher VA ratings than the load needs. In addition, the current harmonics the converter produces deteriorate the power source quality, which eventually affect the other equipment. The simple solution to improve the power factor is to add a passive filter, which is usually composed of a capacitor and an inductor. However, this passive filter is bulky and inefficient since it operates at the line frequency. Therefore, a power factor correction stage has to be inserted to the existing equipment to achieve a good power factor. The PFC technique reduces current harmonics in utility systems produced by nonlinear loads.

Among the different alternatives, the boost converter operating in continuous conduction mode (CCM) has been widely adopted as a front-end PFC pre regulator [1, 2]. The favourable features of boost

converter are simple topology, high power density, fast transient response and continuous input current. Therefore, boost converters are usually used in different power electronics applications such as active PFC, photovoltaic power systems and fuel cells [3], [4]. Also interleaved operation (the parallel connection of switching converters) of two or more boost converters has been proposed to increase the output power and to reduce the output ripple. This technique consists of a phase shifting of the control signals of several cells in parallel operating at the same switching frequency [5]. As a result, the input and output current waveforms exhibit lower ripple amplitude [6].

High-switching-frequency operation is necessary to achieve small size of the converter. However, the switching loss will increase as the switching frequency is increased. To solve this problem, soft switching techniques are necessary. The zero-voltage-switched (ZVS) technique and zero-current-switched (ZCS) technique are two commonly used soft switching methods [7]. By adopting these techniques, either voltage or current is zero during switching transitions, which largely reduces the switching loss and also increases the reliability of the power supplies.

The choice of the soft-switching technique, i.e., ZCS or ZVS, it is taking into account the technology of the semiconductor device that will be used. For example, the Power MOSFETSs present a better performance when are commutated under ZVS, since they exhibit turn-on capacitive losses when operating in ZCS increasing the switching losses and EMI. On the other hand, the IGBTs present better results when are commutated under ZCS which can avoid their lath up and the turn-off losses caused by the tail current. Nevertheless, the ZCS techniques have some drawbacks such as, a significant voltage stress on the main diode, which increases the conduction losses, and the presence of the resonant inductor in series with the main switch, which increases the magnetic losses [8]. The technique of zero voltage switching is applicable to all switching topologies. ZVS technique basically consists of forcing to zero the active switch voltage, prior to its turn-on, by creating a resonance between an inductor and a capacitor. The inductor also limits the rate of variation of the diode current, so losses due to the reverse recovery are reduced as well [9], [10].

#### 2. PRINCIPLE OF PROPOSED TOPOLOGY

In the proposed circuit diagram, the diode bridge rectifier is used to convert the ac line input voltage to the dc value. The circuit consists of two cell interleaved boost converters. With the help of this interleaving technique, inductor current of interleaved boost converter can be reduced. Thus result in reducing inductor size

The main switches of the converter,  $M_1$  and  $M_2$  are gated with  $180^0$  phase shift with identical frequencies and duty ratios. The auxiliary circuit is added to two cell interleaved boost converter to reduce the switching losses. The auxiliary circuit consists of an auxiliary switch, an auxiliary inductor and a few other passive components. The auxiliary inductor  $L_r$  is required for the resonant process that discharges the drain source capacitance of the switch and for limiting the rate of change of the diode current at turn off. The auxiliary switch, Ma is gated with constant duty ratio just before the main switches. This initiates a resonant process, which creates zero voltage switching conditions for the main active switch. The time interval where the auxiliary circuit is active, is very short compared to the switching period.

In the previously implemented schemes, zero voltage switching condition for the main switch without increasing the voltage stress of the main and auxiliary switch is used [10,11]. The disadvantages of this converter is that the auxiliary switch operates under hard switching condition and this increases the EMI noise level and decreases the efficiency of the converter.



Figure 1. Soft switched interleaved boost converter

In the proposed interleaved ac-dc converter, the main switches uses zero voltage transition (ZVT) technique and auxiliary switches use the soft switching technique. The ZVT technique provides basically a perfect turn on process for the main switches of the converter [11]. Here there is no overlap between the voltage and current of the main switches and hence no switching losses take place at turn on process. So this converter has no additional voltage and current stresses and the efficiency is also improved.

The controller uses Average current control mode. The PFC control circuit includes the following control loops: Voltage Control Loop and Current Control Loop. The voltage control loop compares output voltage with reference and provides error to loop regulates the output voltage regardless of any variations in load current and the supply voltage. The output of the voltage control loop is a control signal, which determines the reference current for the current control loop. The function of the current compensator is to force the current to track the current reference that is given by the multiplier and which has the same shape as the input voltage. The feed forward loop is inserted to compensate the line voltage variation. The output of the current compensator decides the duty cycle 'D' required for switching the MOSFETs. The output from the current controller loop is compared with the saw tooth wave and produces the corresponding PWM signals. It is phase shifted and is given to two main switches. The auxiliary switches receive the gate from a logic circuit present in phase shifting controller.



Figure 2. Power circuit and control circuit of the proposed topology

## 3. DESIGN CONSIDERATION

The design procedure for the proposed soft switched interleaved boost converter operating in continuous conduction mode (CCM) is presented in this section.

## 3.1. Operating Requirements

Pout (max): 600W
Vin range: 110-220VAC
Line frequency range: 50Hz
Output voltage: 400VDC

# 3.2. Switching Frequency

The choice of switching frequency is generally somewhat arbitrary. The switching frequency must be high enough to make the power circuits small and minimize the distortion and must be low enough to keep the efficiency high. In most applications a switching frequency in the range of 20 KHz to 300 KHz proves to be an acceptable compromise [12]. This converter uses a switching frequency of 50 KHz as a compromise between size and efficiency. The value of the inductor will be reasonably small and cusp distortion will be minimized, the inductor will be physically small and the loss due to the output diode will not be excessive.

342 🗖 ISSN: 2088-8708

Converters operating at higher power levels may find that a lower switching frequency is desirable to minimize the power losses. Turn-on snubber for the switch will reduce the switching losses and can be very effective in allowing a converter to operate at high switching frequency with very high efficiency. For designing purpose here we consider the worst case, (Low input voltage and high input current). So we select, switching frequency,  $f_s$ =50 kHz

## 3.3. Input and Output Parameters

The relationship between the duty cycle and the output/input ratio for interleaved boost converter is

$$V_0 = \frac{1}{1 - \text{Deff}} * V_g \tag{1}$$

$$I_o = \mu (1 - D_{eff}) * I_{in} \tag{2}$$

# 3.4. Selection of Boost Inductor

The inductor determines the amount of high frequency ripple current in the input and its value is chosen to give some specific value of ripple current. Inductor value selection begins with the peak current of the input sinusoid [13]. The maximum peak current occurs at the peak of the minimum line voltage and is given by

$$I_{pk} = \sqrt{2} * P_{in}/V_{in min}$$

$$P_{in} = P_{out max}$$
(3)

$$L = V_{in} * \frac{D_{eff}}{f_S} * \Delta_{I_I} \tag{4}$$

# 3.5. Selection of Output Capacitor

The factors involved in the selection of the output capacitor are the switching frequency ripple current, the second harmonic ripple current, the DC output voltage, the output ripple voltage and the hold-up time[14]. The total current through the output capacitor is the RMS value of the switching frequency ripple current and the second harmonic of the line current. The hold-up time of the output often dominates any other consideration in output capacitor selection. Hold-up is the length of time that the output voltage remains within a specified range after input power has been turned off. Hold-up times is of 15 to 50 milliseconds are typical [15].

Hold-up time, 
$$\Delta t = 25 \text{msec}$$

$$C_o = 2 * P_{out} * \Delta_t / (\in (V_o^2 - V_{o min}^2))$$
(5)

Table 1. Parameters

| Parameters          | Values              |
|---------------------|---------------------|
| Vin(input voltage)  | 110-220 Vrms, 50 Hz |
| Vo(output voltage)  | 400 Vdc             |
| Output Power        | 600W                |
| Switching frequency | 50 kHz              |
| Main inductor       | 700 μΗ              |
| Lr                  | 15 μΗ               |
| Cs                  | 1.1 nF              |
| Cr                  | 10 nF               |
| Co                  | 470 μF              |
| Time delay          | 0.85 µs             |

#### 4. RESULTS AND OBSERVATIONS

The simulation of the whole scheme is carried out in the MATLAB/SIMULINK environment. Resistive load is considered for the investigation of autonomous operation of the proposed topology. Results in terms of current, voltage and triggering pulses are presented. The pulses for each switches are shown in the figure 7. Figure 3 to figure 6 shows the simulated results for the boost operation of the converter with the input voltage of 110-220~V Ac (rms), load resistance of 600~W and the output ac voltage is maintained at 400~V (Dc). The switching frequency is chosen to be 50~KHz.





Figure 3. Simulation result of input voltage

Figure 4. Simulation result of input current





Figure 5. Simulation result of output voltage

Figure 6. Simulation result of output current



Figure 7. Simulation result of pulse generators

Table 2. Comparison of performance matrix

| Types                  | Power factor | Efficiency (%) |
|------------------------|--------------|----------------|
| Without PFC controller | 0.98         | 79             |
| With PFC controller    | 0.999        | 96.12          |

#### 5. CONCLUSION

In this paper an improved ZVT interleaved boost PFC topology is introduced. The computer simulation of the converter has been carried out using MATLAB7.10R2010a/SIMULINK. From the results, it can be seen that the main switches are turned on with ZVT and turned off with ZVS. Also, the auxiliary switch and the other diodes in the auxiliary unit are turned on and off with ZVS. This soft switching of the auxiliary switches is the main advantage of the proposed topology. The soft switching of the output diodes also reduces switching losses. The simulation results show that the total switching losses of the hard switched interleaved topology is reduced by the use of the proposed auxiliary circuit. Using only one resonant inductor

344 🗖 ISSN: 2088-8708

and minimum number of components in the auxiliary circuit does not result in a bulky converter. The prototype of the proposed topology has been designed and experimental study is under progress.

#### **ACKNOWLEDGEMENTS**

The authors would like to thank for the valuable guidance and support from the engineers from Kerala Electrical and Allied Engineering Co.Ltd, Kundara, Kerala.

#### REFERENCES

- [1] Balogh L, Redl R. "Power-Factor Correction with Interleaved Boost Converters in Continuous Inductor Current Mode". *In Proc IEEE APEC'93 Conf*, San Diego, CA, pp. 168–74, March 1993.
- [2] De Oliveira Stein CM, Pinheiro JR, Hey HL., "A ZCT Auxiliary Commutation Circuit for Interleaved Boost Converters Operating in Critical Conduction Mode", *IEEE Trans Power Electron*, vol. 17(6):954–62, 2002.
- [3] Louganski KP, Lai JS. "Current Phase Lead Compensation in Single-Phase Pfc Boost Converters with a Reduced Switching Frequency to Line Frequency Ratio", *IEEE Trans Power Electron*, vol. 22(1), pp. 113–9 M, 2007.
- [4] Elmore MS. "Input Current Ripple Cancellation In Synchronized, Parallel Connected Critically Continuous Boost Converters". *In Proc. IEEE APEC'96 Conf.*, San Jose, CA, pp. 152–158, March 1996.
- [5] E. S. Kim and Y. H. Kim, "A ZVZCS PWM FB DC/DC Converter Using a Modified Energy-Recovery Snubber," IEEE Trans. Ind. Electron., vol. 49, no. 5, pp. 1120–1127, Oct. 2002.
- [6] Hsieh YC, Hsueh TC, C Yen H, "An Interleaved Boost Converter with Zero-Voltage Transition", *IEEE Trans Power Electron*, vol. 24(4), pp. 973–978, 2009.
- [7] Bodur H, Bakan AF, "A New ZVT–ZCT–PWM DC–DC Converter", *IEEE Trans Power Electron*, vol. 19(3), pp. 676–684, 2004.
- [8] Stein CMO, Hey HL, "A True ZCZVT Commutation Cell for PWM Converters", IEEE Trans Power Electron, vol. 15, pp. 185–193, 2000.
- [9] Yao G, Chen A, He X. "Soft Switching Circuit for Interleaved Boost Converters", *IEEE Trans Power Electron*, vol. 22(1), pp. 80–86, 2007.
- [10] T. T. Song and N. Huang, "A Novel Zero-Voltage And Zero-Current Switching Full-Bridge Pwm Converter," *IEEE Trans. Power Electron*, vol. 20, no. 2, pp. 286–291, March 2005.
- [11] G. Spiazzi and L. Rossetto, "Series Resonant Converter with Wide Load Range," Proc. IEEE Ind. Appl. Soc. Conf., vol. 2, pp. 1326–1331, 1998.
- [12] S. Zheng and D. Czarkowski, "Modeling and Digital Control of a Phase Controlled Series–Parallel Resonant Converter," *IEEE Trans. Ind. Electron*, vol. 54, no. 2, pp. 707–715, April 2007.
- [13] Hua G, Leu CS, Jiang Y, "Lee FC. Novel Zero-Voltage-Transition PWM Converters", IEEE Trans Power Electron, vol. 9, pp. 213–219, 1994.
- [14] M. Borage, S. Tiwari, and S. Kotaiah, "A Novel Constant-Current Power Supply with Inherent Constant-Voltage Limit," *IEEE Trans. Ind. Electron.*, vol. 54, no. 2, pp. 741–746, April 2007.
- [15] Naci Genc, Ires Iskender, "An Improved Soft Switched PWM Interleaved Boost AC–DC Converter," *ELSIVIER*, *Energy Conversion and Management*, vol. 52, 403–413, 2011.

## **BIOGRAPHY OF AUTHORS**



**M.S. Jayakumar** received B.Tech and M.Tech degree from ANNA University. Now he pursuing his Ph.D in ANNA University. He Secured College first Rank from DECE tamilnadu. He had specialized in renewable energy. Now he is currently working in Karunya University as an Assistant Professor in school of electrical science. He published many literatures in several conferences and publications.



**Ajeesh.** G received B.Tech degree from Mahatma Gandhi University. Now he is pursuing his M.Tech from Karunya University. He published many literarures in several conferences.