Implementation of High Security Cryptographic System with Improved Error Correction and Detection Rate using FPGA

Narendra Babu T, Fazal Noorbasha, Leenendra Chowdary Gunnam

Abstract


In this article, an encryption algorithm with an error detection technique is presented for highly secured reliable data transmission over unreliable communication channels. In this algorithm, an input data is mapped into orthogonal code first. After that the code is encrypted with the help of Linear Feedback Shift Register (LFSR). The technique has been successfully verified and synthesized using Xilinx by Spartan-3E FPGA. The results show that the error detection rate has been increased to 100% by proposed encryption scheme is effective and improves bandwidth efficiency.

Keywords


Encryption, LFSR, Orthogonal code, FPGA

Full Text:

PDF


DOI: http://doi.org/10.11591/ijece.v6i2.pp602-610

Creative Commons License
This work is licensed under a Creative Commons Attribution-ShareAlike 4.0 International License.

International Journal of Electrical and Computer Engineering (IJECE)
p-ISSN 2088-8708, e-ISSN 2722-2578

This journal is published by the Institute of Advanced Engineering and Science (IAES) in collaboration with Intelektual Pustaka Media Utama (IPMU).